# **Power Products Division**

# Advance Information

# **HALF-BRIDGE DRIVER**

The MPIC2111 is a high voltage, high speed, power MOSFET and IGBT driver with dependent high and low side referenced output channels designed for half-bridge applications. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. Logic input is compatible with standard CMOS outputs. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Internal deadtime is provided to avoid shoot-through in the output half-bridge. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which operates from 10 to 600 volts.

- Floating Channel Designed for Bootstrap Operation
- Fully Operational to +600 V
- Tolerant to Negative Transient Voltage
- dV/dt Immune
- Gate Drive Supply Range from 10 to 20 V
- Undervoltage Lockout for Both Channels
- CMOS Schmitt-triggered Inputs with Pull-down
- Matched Propagation Delay for Both Channels
- Internally Set Deadtime
- High Side Output in Phase with Input

#### **PRODUCT SUMMARY**

VOFFSET 600 V MAX IO+/- 200 mA/420 mA

VOUT 10-20 V  $t_{\text{on/off}}$  (typical) 130 & 90 nsDeadtime (typical) 700 ns

# **MPIC2111**

#### HALF-BRIDGE DRIVER



P SUFFIX PLASTIC PACKAGE CASE 626–05



**D SUFFIX**PLASTIC PACKAGE
CASE 751–05
(SO–8)

#### **ORDERING INFORMATION**

| Device    | Package |
|-----------|---------|
| MPIC2111D | SOIC    |
| MPIC2111P | PDIP    |



This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### REV 1



## SIMPLIFIED BLOCK DIAGRAM



## **ABSOLUTE MAXIMUM RATINGS**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The Thermal Resistance and Power Dissipation ratings are measured under board mounted and still air conditions.

| Rating                                                                                                                                                                                          | Symbol                               | Min                                                               | Max                                                 | Unit         |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------|--------------|------|
| High Side Floating Supply Absolute Voltage High Side Floating Supply Offset Voltage High Side Floating Output Voltage Low Side Fixed Supply Voltage Low Side Output Voltage Logic Input Voltage | VB<br>VS<br>VHO<br>VCC<br>VLO<br>VIN | -0.3<br>V <sub>B</sub> -25<br>V <sub>S</sub> -0.3<br>-0.3<br>-0.3 | 625<br>VB+0.3<br>VB+0.3<br>25<br>VCC+0.3<br>VCC+0.3 | VDC          |      |
| Allowable Offset Supply Voltage Transient                                                                                                                                                       |                                      | dVg/dt                                                            | -                                                   | 50           | V/ns |
| *Package Power Dissipation @ T <sub>C</sub> ≤ +25°C                                                                                                                                             | (8 Lead DIP)<br>(8 Lead SOIC)        | P <sub>D</sub>                                                    |                                                     | 1.0<br>0.625 | Watt |
| Thermal Resistance, Junction to Ambient                                                                                                                                                         | (8 Lead DIP)<br>(8 Lead SOIC)        | R <sub>θ</sub> JA                                                 |                                                     | 125<br>200   | °C/W |
| Operating and Storage Temperature                                                                                                                                                               |                                      | T <sub>j</sub> , T <sub>Stg</sub>                                 | -55                                                 | 150          | °C   |
| Lead Temperature for Soldering Purposes, 10 se                                                                                                                                                  | econds                               | TL                                                                | _                                                   | 260          | °C   |

## RECOMMENDED OPERATING CONDITIONS

The Input/Output logic timing Diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. The V<sub>S</sub> offset rating is tested with all supplies biased at 15 V differential.

| High Side Floating Supply Absolute Voltage | VB              | V <sub>S</sub> +10 | V <sub>S</sub> +20 | V  |
|--------------------------------------------|-----------------|--------------------|--------------------|----|
| High Side Floating Supply Offset Voltage   | VS              | Note 1             | 600                |    |
| High Side Floating Output Voltage          | VHO             | ٧s                 | VB                 |    |
| Low Side Fixed Supply Voltage              | Vcc             | 10                 | 20                 |    |
| Low Side Output Voltage                    | V <sub>LO</sub> | 0                  | VCC                | mA |
| Logic Input Voltage                        | V <sub>IN</sub> | 0                  | VCC                |    |
| Ambient Temperature                        | TA              | -40                | 125                | °C |

Note 1: Logic operational for  $V_S$  of -5 to +600 V. Logic state held for  $V_S$  of -5 V to - $V_{BS}$ .

# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise specified)

|  | Characteristic | Symbol | Min | Тур | Max | Unit |
|--|----------------|--------|-----|-----|-----|------|
|--|----------------|--------|-----|-----|-----|------|

## STATIC ELECTRICAL CHARACTERISTICS

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15 V unless otherwise specified. The  $V_{IN}$ ,  $V_{TH}$  and  $I_{IN}$  parameters are referenced to COM. The VO and IO parameters are referenced to COM and are applicable to the respective output leads: HO or LO.

| ***                                                                                      |                    |      |     |     |                 |
|------------------------------------------------------------------------------------------|--------------------|------|-----|-----|-----------------|
| Logic "1" Input Voltage for HO & Logic "0" Input Voltage for LO @ V <sub>CC</sub> = 10 V | VIH                | 6.4  | _   | _   | V <sub>DC</sub> |
| Logic "1" Input Voltage for HO & Logic "0" Input Voltage for LO @ V <sub>CC</sub> = 15 V |                    | 9.5  | _   | _   |                 |
| Logic "1" Input Voltage for HO & Logic "0" Input Voltage for LO @ V <sub>CC</sub> = 20 V | VIH                | 12.6 | -   | -   |                 |
| Logic "0" Input Voltage for HO & Logic "1" Input Voltage for LO @ V <sub>CC</sub> = 10 V | VIL                | _    | -   | 3.8 |                 |
| Logic "0" Input Voltage for HO & Logic "1" Input Voltage for LO @ V <sub>CC</sub> = 15 V | VIL                | _    | -   | 6.0 |                 |
| Logic "0" Input Voltage for HO & Logic "1" Input Voltage for LO @ V <sub>CC</sub> = 20 V |                    |      | -   | 8.3 |                 |
| High Level Output Voltage, V <sub>BIAS</sub> -V <sub>O</sub> @ I <sub>O</sub> = 0 A      | Voн                | -    | -   | 100 | mV              |
| Low Level Output Voltage, VO @ IO = 0 A                                                  |                    | _    | -   | 100 |                 |
| Offset Supply Leakage Current @ V <sub>B</sub> = V <sub>S</sub> = 600 V                  |                    | _    | -   | 50  | μΑ              |
| Quiescent V <sub>BS</sub> Supply Current @ V <sub>IN</sub> = 0 V or V <sub>CC</sub>      |                    | _    | 50  | -   |                 |
| Quiescent V <sub>CC</sub> Supply Current @ V <sub>IN</sub> = 0 V or V <sub>CC</sub>      | IQCC               | _    | 70  | -   |                 |
| Logic "1" Input Bias Current @ V <sub>IN</sub> = 15 V                                    | I <sub>IN+</sub>   | _    | 20  | 40  |                 |
| Logic "0" Input Bias Current @ VIN = 0 V                                                 | I <sub>IN</sub> _  | _    | -   | 1.0 |                 |
| V <sub>BS</sub> Supply Undervoltage Positive Going Threshold                             | V <sub>BSUV+</sub> | _    | 8.5 | -   | V               |
| VBS Supply Undervoltage Negative Going Threshold                                         |                    | =    | 8.2 | -   |                 |
| V <sub>CC</sub> Supply Undervoltage Positive Going Threshold                             |                    | _    | 8.6 | -   |                 |
| V <sub>CC</sub> Supply Undervoltage Negative Going Threshold                             |                    | -    | 8.2 | -   |                 |
| Output High Short Circuit Pulsed Current @ V <sub>OUT</sub> = 0 V, PW ≤ 10 μs            | I <sub>O+</sub>    | 200  | 250 | -   | mA              |
| Output Low Short Circuit Pulsed Current @ V <sub>OUT</sub> = 15 V, PW ≤ 10 μs            | I <sub>O</sub> _   | 420  | 500 | -   |                 |

## **DYNAMIC ELECTRICAL CHARACTERISTICS**

VBIAS (VCC, VBS) = 15 V unless otherwise specified

| Turn–On Propagation Delay @ V <sub>S</sub> = 0 V                | ton              | _ | 850 | _ | ns |
|-----------------------------------------------------------------|------------------|---|-----|---|----|
| Turn-Off Propagation Delay @ V <sub>S</sub> = 600 V             | t <sub>off</sub> | _ | 150 | - |    |
| Turn–On Rise Time @ C <sub>L</sub> = 1000 pF                    | t <sub>r</sub>   | - | 80  | 1 |    |
| Turn-Off Fall Time @ C <sub>L</sub> = 1000 pF                   |                  | _ | 40  | 1 |    |
| Deadtime, LS Turn-Off to HS Turn-On & HS Turn-Off to LS Turn-On |                  | _ | 700 | 1 |    |
| Delay Matching, HS & LS Turn-On/Off                             | MT               | _ | 30  | _ |    |

## **TYPICAL CONNECTION**



# **MPIC2111**

## **LEAD DEFINITIONS**

| Symbol | Lead Description                                                                       |
|--------|----------------------------------------------------------------------------------------|
| IN     | Logic Input for High Side and Low Side Gate Driver Outputs (HO & LO), In Phase with HO |
| VB     | High Side Floating Supply                                                              |
| НО     | High Side Gate Drive Output                                                            |
| ٧s     | High Side Floating Supply Return                                                       |
| VCC    | Low Side Supply                                                                        |
| LO     | Low Side Gate Drive Output                                                             |
| СОМ    | Logic and Low Side Return                                                              |



Figure 1. Input / Output Timing Diagram



Figure 2. Switching Time Waveform Definitions



Figure 3. Deadtime Waveform Definitions

## **PACKAGE DIMENSIONS**



- NOTES:

  1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.

  2. PACKAGE CONTOUR OPTIONAL (ROUND OR
- SQUARE CORNERS).

  3. DIMENSIONING AND TOLERANCING PER ANSI



- DIMENSIONS A AND B ARE DATUMS AND T IS A DATUM SURFACE.
   DIMENSIONING AND TOLERANCING PER ANSI

- 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  3. DIMENSIONS ARE IN MILLIMETER.
  4. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  6. DIMENSION D DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. CONDITION.

|     | MILLIMETERS |          |  |  |  |
|-----|-------------|----------|--|--|--|
|     | MILLIN      | IE I EKS |  |  |  |
| DIM | MIN         | MAX      |  |  |  |
| Α   | 4.80        | 5.00     |  |  |  |
| В   | 3.80        | 4.00     |  |  |  |
| C   | 1.35        | 1.75     |  |  |  |
| D   | 0.35        | 0.49     |  |  |  |
| F   | 0.40        | 1.25     |  |  |  |
| G   | 1.27        | BSC      |  |  |  |
| J   | 0.18        | 0.25     |  |  |  |
| K   | 0.10        | 0.25     |  |  |  |
| M   | 0 °         | 7 °      |  |  |  |
| Р   | 5.80        | 6.20     |  |  |  |
| R   | 0.25        | 0.50     |  |  |  |

#### **MPIC2111**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and ware registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

**USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design-NET.com

**JAPAN**: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MPIC2111/D